## BALLARI INSTITUTE OF TECHNOLOGY & MANAGEMENT

(Autonomous Institute under Visvesvaraya Technological University, Belagavi)

| USN |  |  |  |  |  | Course Code | 2 | 1 | E | C | 6 | 5 | 2 |
|-----|--|--|--|--|--|-------------|---|---|---|---|---|---|---|
|     |  |  |  |  |  | <u>-</u>    |   |   |   |   |   |   |   |

## Sixth Semester B.E. Degree Examinations, Sep/Oct 2024 EMBEDDED SYSTEM DESIGN

1. Answer any FIVE full questions, choosing ONE full question from each module.

**Duration: 3 hrs** 

*Note:* 

2. Missing data, if any, may be suitably assumed **Q.** No Question Marks (RBTL:CO: PI) MODULE – 1 1. With the neat flow chart, Explain the process of Embedded system design 10 (2:1:1.6.1)and development. b Briefly explain the three kind of computing engine that are utilized in (2:1:1.6.1)10 embedded system. Identify and describe the major blocks of embedded hardware core and a 2. 10 (2:1:1.6.1)typical bus structure comprising Address, Data and control signal. b What is an instruction? Explain the Action included in instruction with (2:1:1.6.1)10 some common instruction. **MODULE – 2 3.** a Define memory? Explain the classification of memory. 10 (2:2:1.6.1)b (2:2:1.6.1)With the neat circuit and timing diagram, explain the ROM Overview. 10 4. (2:2:1.6.1)a With the neat circuit and timing diagram, explain the SRAM Overview 10 b Define the following Terminologies (2:2:1.6.1)a. The access time b. The cycle time c. Block Size d. Latency e. Block 10 Access Time f. Page **MODULE – 3** 5. Differentiate between embedded and general computing system. List the 10 (2:3:1.6.1)major application area of embedded system. With the neat interface diagram, explain onboard I2C communication bus 10 (2:3:1.6.1)OR 6. Describe the elements of an embedded system with a block diagram. 10 a (2:3:1.6.1)Differentiate between b Microprocessor and Microcontroller **10** (2:3:1.6.1)i).

**MODULE – 4** 

Note: (RBTL - Revised Bloom's Taxonomy Level: CO - Course Outcome: PI - Performance Indicator)

Briefly explain the five steps to a successful design

Explain the steps in detail, that comprise the V-life cycle model.

Harvard and Von-Neumann architecture

ii).

7.

b

(2:4:1.6.1)

(2:4:1.6.1)

10

10

Max. Marks: 100

OR

| 8.  | a | <ul><li>i). Functional versus Architectural Design</li><li>ii). System specification versus system requirements</li></ul>                        | 10 | (2:4:1.6.1) |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------|----|-------------|
|     | b | Define life cycle model and its objectives. With the neat diagram, explain waterfall life- cycle model                                           | 10 | (2:4:1.6.1) |
|     |   | $\underline{MODULE-5}$                                                                                                                           |    |             |
| 9.  | a | Define Threads. With a neat block diagram, explain a single thread and multiple threads                                                          | 10 | (2:5:1.6.1) |
|     | b | Explain the architecture of virtual machine model and Typical high-level operating system                                                        | 10 | (2:5:1.6.1) |
|     |   | OR                                                                                                                                               |    |             |
| 10. | a | <ul><li>Differentiate between</li><li>i). Process and Threads</li><li>ii). Program and process</li></ul>                                         | 10 | (2:5:1.6.1) |
|     | b | With a model explain a single process and multiple process. Explain the various factors to be considered for selection of a scheduling criteria. | 10 | (2:5:1.6.1) |

\*\* \*\* \*\*